# COMPUTATIONAL LOGIC — FINAL PROJECT — MASTER THE PIPES

BRIAN FU 付博 3170300210

RICHARD DONG 董传琪 3170300264

PARSA ALAMZADEH 帕萨 3170300180 (LEADER)

HANSOO YOON 3170300179

# 1) Introduction

In Master the pipes, we use a screen and keyboard to emulate the simple arcade games of old, creating a "rotate the blocks" puzzle style game, where the point is to rotate various tubes to create viable path through the "maze".

This is best demonstrated by the <u>"PicRoad"</u> flash game, except instead of trying to create a cycle like they have, we merely try and create a path for the water to travel from one point to another.

We used the Xilinx ISE, Verilog, the SWORD board (containing a Kintex 7 FPGA), and may optionally also use a VGA monitor to create and run our project).

# 2) Functional Overview

For selection of the blocks in the game we used an external keyboard. Using WASD user can choose the selection area and then by pressing the space button the user can rotate the blocks. Rotations happen in a clockwise fashion meaning that if you have a 90 degrees pipe which connects the incoming pipe from left and connecting it to the bottom block by pressing space you rotate the pipe clockwise, meaning that the new state would connect the top module/pipe to the right module/pipe. Here is a demonstration of the rotation. Given the left state, when space is pressed it turns into the right state.



The screen is divided into 24 sections, the inner 4 by 4 grid contains our pipe/module and the top left contains our starting point and bottom right contains our ending point. User's job is to connect these two points as if there is water running through the pipes.

The general view on our display, which can be any 640 x 480 VGA connected screen, comprises of a grid of tubes, as shown below:



Upon successfully making a path from the "Start" indicator to the "End" indicator, the screen will display the winning screen shown as below:



# 3) <u>Structural Design</u>

In our game, like mentioned in our introduction, the goal is to connect a series of pipes in order to allow a theoretical flow of water to travel from "Start" to "Finish".

To do this, for each box we take an 80 by 80 image, and convert it into RGB format, with each color taking 4 bits, resulting in a 12 bits output for each pixel; This entails that we use a  $80 \times 80 = 6400$  bit array, such that each element is 12 bits long, with each element being 1 pixel of the image.

We only need to convert the images for all the sorts of tubes we use, of which there are only a small set amount, detailed below:



(The last image represents a blocked module meaning that there is no input and output)

In total, there are 4 different tube styles, with 2 orientations for the horizonal pipe, 4 orientations for the 90 degrees one and the cross and the blocked on do not change since their other orientations are the same as their initial state.

Since the FPGA on SWORD requires 4 bits for each color we had to convert each pixel's RGB value into a 12 bits representation. To do so, we used a simple python script which calculated square root of each pixel's color's value and took its floor value and then converted into a hexadecimal value then repeated that process for the other values and eventually we had 3 hexadecimal values. Then we stitched them together and formed a 12bits value and then recorded that value for each pixel. The code used for the conversion is shown as below:

For our game platform, there are 16 boxes configured in a 4 by 4 grid in total on the display (that are manipulatable), each with one of the above tubes contained within, surrounded by whitespace and the "Start" & "END" signs.

# 4) Detailed Description

### **Project Structure:**



### Top Module "VGA test":

Top module VGA\_test contains all of the modules used for this game. Each of the modules is described individually later in this report. The main purpose of this top module is to draw the game and get the inputs and pixel values from other modules and output the pixel values to the FPGA. This module contains vsync\_unit, a module to sync the x and y values for vga, pipesmod which gets the RGB value of each pixel according to the location of the "electron gun" or our current pixel, keyboard\_mod which gets the inputs from the keyboard. Our first series of if statements decides the selection, which is used for rotation of the pipes. KEY\_BUTTON[0], KEY BUTTON[1], KEY BUTTON[2], KEY BUTTON[3] and KEY BUTTON[4] are indicating whether W, S, A, D and space are pressed respectfully. If any of the selection buttons are pressed then we move the selected grid accordingly, then if space button is pressed according to current state of the pipe we perform a rotation. For example, if the current selected module has a state of 0 then if space is pressed we change its state to 1. We have a register which stores the state of each block and we change it according to the actions of the user if needed. Then the next series of if statements take care of the mode selection which is fed into the pipesmod which outputs the appropriate pixel value. Once the user achieves the intended states for each block the user wins and then we update the screen with the winning screen which again is outputted by the pipesmod.

```
module vga_test(
   output wire[7:0]Segment,
   input clk,
   input reset_n,
   output vga h sync,
   output vga v sync,
output [3:0] vga blue,
  output [3:0] vga green,
  output [3:0] vga_red,
 //input CLK, //board clock signal
input PS2_CLK, //keyboard clock signal
input PS2_DATA //keyboard data signal
 reg [15:0] buttons;
 reg [3:0] red, blue, green;
 reg [31:0] clk_div;
 wire [11:0]out;
 always @(posedge clk) clk_div = clk_div + 1;
   wga_sync_vsync_unit
(.vga_clk(clk_div[1]), .reset(1'b0), .hsync(vga_h_sync), .vsync(vga_v_sync),
 reg [3:0] mode;
// reg [3:0]states[0:17] = {72'b0};
 reg [3:0]states[0:17] = {4'd8, 4'd0, 4'd7, 4'd1, 4'd3, 4'd4, 4'd6, 4'd1, 4'd2, 4'd0, 4'd2, 4'd7,
 reg wasReady;
 wire [5:0] KEY_BUTTON;
    PS2_CLK,
     KEY_BUTTON,
   always @(posedge clk)begin
if (KEY_BUTTON[0]) location <= location - 4;</pre>
    if (KEY_BUTTON[1]) location <= location + 4;</pre>
    if (KEY_BUTTON[3] && location % 4 != 3) location <= location + 1;
    if (KEY_BUTTON[4])
           4'b0001: states[location+1] <= 4'b0000;
           4'b0011: states[location+1] <= 4'b0100;
           4'b0100: states[location+1] <= 4'b0010;
```

```
if (states[1] == 4'b0001 && states[5] == 4'b0011 && states[7] == 4'b0 && states[8] == 4'b0010
   mode <= 4'd13;
 else if (p_y < 80 \&\& p_x > 160 \&\& p_x < 240)
   mode <= states[17];
 else if (p_y >80 && p_y<400 && p_x>160 && p_x < 480) begin
     if (p_x > 160 && p_x < 240) mode <= states[1];
     else if (p_x > 320 \&\& p_x < 400) mode <= states[3];
     if(p_x > 160 && p_x < 240) mode <= states[5];
     else if (p_x > 320 \& p_x < 400) = states[7];
     else if (p_x > 400 \&\& p_x < 480) mode = states[8];
     else if (p_x> 240 && p_x < 320)mode <= states[10];
   end else if (p_y > 320 \&\& p_y < 400) begin //Y
     else if (p_x> 240 && p_x < 320)mode <= states[14];
     else if (p_x > 400 && p_x < 480)mode<= states[16];
end
assign vga_red = (video_on) ? out[11:8] : 4'b0;
assign vga_blue = (video_on) ? out[3:0] : 4'b0;
assign vga_green = (video_on) ? out[7:4] : 4'b0;
```

### VGA\_sync:

This module is in charge of syncing the screen. The inputs are vga\_clk, reset and the outputs are hsync, vsync, video\_on, pixel\_x and pixel\_y. As it was described in the textbook, the screen has borders on the left and right as well as top and bottom. The reason we have a 25MHz clock as an input is that we have a height of 800 and width of 525 (including the borders and retracing) and since we want to have a 60Hz refresh rate (optimal for human's eyes) we have the following:

This means for every second we need to process 25,440,000 pixels per second, and our 25MHz clock approximates that. Instead of maintaining the 60Hz refresh rate per second, we have 59.52Hz which is fairly close and undistinguishable for our eyes. Then we have hsync and vsync which are our outputs. The hsync is our output signal for this module and its job is to be *high* when the "electron gun" is not retracing. Same thing applies to the vsync. Then we have video\_on, which takes care of the viewable region of the screen. This means, while the "electron gun" is within the range of 48 and 688 for the x value and for y value which its within 33 and 518 it is high, else it's low. The value of 48 and 33 correspond to the left and up borders respectfully. The following diagram show this clearly for the x signal:



Then we use this to define or x and y coordinates on the display. This is later used for our pixel values to be displayed on the screen. Below is our VGA\_Sync module:

```
module vga_sync(
    input vga_clk, // 25 MHZ
   output reg hsync,
   output video_on,
   output reg [9:0] pixel_x,
   output reg [9:0] pixel_y
  reg [9:0] h_count;
  reg [9:0] v_count;
 wire [9:0] row;
 wire [9:0] col;
 wire v_sync, h_sync;
 wire h_end, v_end, pixel_tick;
 always @(posedge vga_clk) begin
     h_count <= 10'h0;
   else h_count <= h_count + 10'h1;</pre>
  always @(posedge vga_clk or posedge reset) begin
   if(reset) v_count <= 10'h0;
     if(v_count == 10'd524) v_count <= 10'h0;
     else v_count <= v_count + 10'h1;</pre>
 assign h_sync = (h_count > 10'd95); // 96->799, is enabled
  assign v_{sync} = (v_{count} > 10'd1); // 2->524
 assign video_on = (
   h_count > 10'd142 &&
   h_count < 10'd783 && // 640 pix
   v_count > 10'd34 &&
```

### **Pipesmod:**

As we discussed previously the pipesmodule is where we grab our RGB values. This module has x, y and mod as inputs and out as an output. x and y are the coordinates of the pixel that is going to be drawn on the screen and mode describes which block is going to be drawn. Mode has 14 states, 8 reserved for pipes, 9 and 10 for starting point, 11 and 12 for backgrounds, 13 for winning screen and 14 for a blank white pixel. Once we have the x and y values and its mode, then we grab the appropriate pixel value which is calculated by:

$$6400 \times mode \times ((x\%80) + (y\%80) \times 80)$$

Since we stored all the values in a big array, this provides us with correct pixel value, because we have divided the whole screen to grids of 80 by 80 pixels. Once we have the appropriate pixel location we set the out wire to be the same value as our pixel value. If mode is 13 we use the array specified for the winning screen and apply the same logic.

```
21 module pipesmod(input wire [9:0] x,
22 input wire [9:0] y,
23 input wire [3:0]mode, // 0-7 are pipes, 8 and 9 are the starting and ending points pixel val
24 output wire [11:0]out
25 ;
26 reg [11:0]data[0:63999] = {
27 // pipe zero horizontal straight pipe
```

### \*\*(RGB image bit data omitted)\*\*

```
reg [11:0] pix_value; // the output pixel value according to the position and mode of the input
4711
         reg [9:0]x_loc, y_loc; // x and y values
reg [16:0]pix_val; // index of the pixel needed for the the output
4712
4713
         reg [11:0] D in; // temporary reg
4714
4715
         always @(*)begin
          if (mode == 4'b1010)
4716
               D_in<=12'hfff;
4717
            else if (mode == 13)begin
4718
             pix_val <= x + y * 640;
4719
               D_in <= data[{pix_val}];</pre>
4720
            end else begin
4721
            pix_val <= 6400 * mode +((x%80) + ((y%80) * 80));
4722
4723
            D_in <= data[{pix_val}];</pre>
4724
         end
4725 // else begin
          if (mode==11) begin
4726 //
                 pix_val <= 6400*2 * (mode%10-1) +((x%160) + ((y%80) * 80));
4727 //
4728 //
                   D_in <= background[{pix_val}];</pre>
4729 //
            end
4730 //
           else begin
4731 //
                  pix val <= 6400*2 * (mode%10-1) +((x%160) + ((y%80) * 80));
                   D_in <= background[{pix_val}];</pre>
4732 //
4733 //
4734 //end
       end
4735
         assign out = D_in;
4736
4737
4738 endmodule
```

### Keyboard\_Access:

Takes in keyboard presses and converts them to they can be used by our program as controls.

```
module Keyboard_Access(
22
        input ps2d,
23
        input ps2c,
        output reg [5:0] KEY BUTTON,
24
        input clk
25
        input [71:0] in_states,
27
   // output [71:0] out_states,
28
29
       reg [7:0] num_clk;
30
31
       reg new_clk;
       always @(posedge clk)begin
if (num_clk != 8'hff)
32
33
             num_clk <= num_clk + 1;
34
35
             num_clk <= 8'h0;
36
37
             new_clk = ~new_clk;
38
       end
39
       reg isArrow;
40
       reg isRelease;
41
42
       wire ready;
43
       wire [7:0] dout;
44
       wire [7:0] prev;
       reg [7:0] key_code;
45
46
       //wire data;
       //assign data = ~isRelease;
47
48
49
       initial begin
         KEY BUTTON = 6'b0;
50
51
          isArrow = 1'b0;
          isRelease = 1'b0;
52
53
```

```
53
        PS2_Sync m0 (
           .ps2d(ps2d),
56
           .ps2c(ps2c),
57
           .clk(new_clk),
59
           .ready(ready),
.dout(dout),
60
           .pout (prev));
61
       always @(posedge new_clk) begin
63
           if (dout == 8'hld) // W
64
                                                                                 11(prev == 0.NIU) // release code
            if(prev == 8'hf0) // release code
65
                                                                                    KEY BUTTON[2] = 1'b0;
               KEY_BUTTON[0] = 1'b0;
else KEY BUTTON[0] = 1'b1;
                                                                                 else KEY BUTTON[2] = 1'b1;
67
                                                                75
         else if(dout == 8'hlb) // S
if(prev == 8'hf0) // release code
68
                                                                76
                                                                            else if (dout == 8'h23) // D
                                                               77
                                                                              if(prev == 8'hf0) // release code
              KEY_BUTTON[1] = 1'b0;
else KEY_BUTTON[1] = 1'b1;
                                                                78
                                                                                    KEY_BUTTON[3] = 1'b0;
                                                               79
                                                                                 else KEY BUTTON[3] = 1'b1;
          else if(dout == 8'hlc) // A
if(prev == 8'hf0) // release code
KEY_BUTTON[2] = 1'b0;
                                                                          else if(dout == 8'h29) // SPACE
                                                               80
                                                                              if(prev == 8'hf0) // release code
               else KEY BUTTON[2] = 1'b1;
                                                                                    KEY_BUTTON[4] = 1'b0;
                                                               82
        else if(dout == 8'h23) // D
if(prev == 8'hf0) // release code
                                                               83
                                                                                else KEY_BUTTON[4] = 1'b1;
                                                                          else if (dout == 8'h2d) // R
78
79
                  KEY BUTTON[3] = 1'b0:
                                                                               if(prev == 8'hf0) // release code
                                                               85
               else KEY_BUTTON[3] = 1'b1;
                                                                                    KEY_BUTTON[5] = 1'b0;
           else if(dout == 8'h29) // SPACE
if(prev == 8'hf0) // release code
   KEY_BUTTON[4] = 1'b0;
                                                               86
                                                                                 else KEY BUTTON[5] = 1'b1;
                                                               87
                                                                         end
82
                                                               88
               else KEY_BUTTON[4] = 1'b1;
                                                               89
           else if(dout == 8'h2d) // R
if(prev == 8'hf0) // release code
   KEY_BUTTON[5] = 1'b0;
                                                                90
85
                                                                91 endmodule
86
```

The ps2 is a device that inputs data in a serial stream. This device has its own clock signal where the following edge of the clock indicates that the ps2 data is valid and can be retrieved. The transmission begins with a start bit, followed by 11 data bits. The timing of our clock is one-fourth of the boards clock, which is 12.5MHz.

In the keyboard module, we have a matrix of keys and an embedded microcontroller that monitors the inputs (when a key is pressed) and scans it accordingly. The keyboard consists of 3 types of keys. One, is the standard pressing down of a key, the make code of the key is transmitted. When a key is held down continuously, the make code is transmitted repeatedly. Lastly, when the key is released, the type break code of the key is transmitted.

Each key in of the keyboard has two hexadecimal values which represents its value, this code is represented by 8bits or 1 byte which is part of the packet transmitted by the keyboard along with its clock. These codes can be conveyed by one packet when transmitted. However, the extended keys (special purpose keys such as shift, back space) have 2 to 4 bytes. But in our project, we only used WASD and space keys. Now we know that we need a scan code to monitor the arrival of the received packets from the keyboard, and then display it. Upon pressing the key, the code keeps listening for packets from the keyboard and shifts our existing register. Suppose you press a key then our dout (key press) equals to h'1D (hexadecimal value of W) which is given encoded in the packet sent by the keyboard, but when you hold it, our prev will equal 8'hf0. This way the code can recognize when the user is hold a key or constantly pressing it by comparing the current state with its previous state. Once we know which key is pressed we set its corresponding value in Key\_button to one meaning that that key was pressed. The keys are represented as W, S, A, D, space and R. WASD are used for moving our selected section of our 4X4 grid and space key is used for rotating our selected clockwise and R was originally planned to be used for reset button.

### PS2 Sync:

Makes the keyboard inputs from Keyboard\_Access we receive work with the clock.

Our Ps2 sync module primarily focuses on the timing of data transfer from the keyboard with PS2clock. As mentioned before, the negative edge of the clock is used as the reference point to retrieve data. The input data is stored in an 8-bit register that we use to hold. With each cycle of the clock we get the corresponding value and then set, just like bit shifting. We also have a filter reg which is used for filtering our input from the keyboard. Once we set the data in the ps2\_sync we pass the data into Keyboard\_Access where we process the inputs and then pass them into our top module.

```
21 module PS2_Sync(
          22
                 input ps2d,
                 input ps2c,
          23
          24
                 input clk,
                 output [7:0] dout,
          25
                 output [7:0] pout
          26
          27
                  );
          28
          29
                reg [7:0] filter_reg;
                 reg ps2c reg;
          30
          31
                 wire [7:0] filter next;
                 reg [7:0] data, curr, prev;
          32
          33
                 reg [4:0] count;
          34
                 assign dout = curr;
          35
          36
                 assign pout = prev;
                assign filter_next = {filter_reg[6:0],ps2c};
          37
          38
                initial begin
          39
                   count = 4'b1;
          40
                   filter reg = 8'b0;
           41
                   data = 8'b0;
          42
                  prev = 8'b0;
          43
                   //ready = 1'b0;
          44
           45
                 end
          46
          47
                always @(posedge clk) begin
          48
                   filter reg = filter next;
          49
                   ps2c_reg = (filter_reg == 8'b0)? 1'b0 :
          50
                     (filter_reg == 8'bll11_1111)? 1'bl : ps2c_reg;
          51
                end
         53 _____
45
        end
46
47
48
       always @(posedge clk) begin
          filter reg = filter next;
49
          ps2c reg = (filter reg == 8'b0)? 1'b0 :
50
             (filter reg == 8'bl111 1111)? 1'bl : ps2c reg;
51
52
       end
53
       always @(negedge ps2c reg) begin
          case (count)
55
             1: begin curr <= 8'h0; prev <= data; end//first bit
56
             2: data[0] <= ps2d;
57
             3: data[1] <= ps2d;
58
             4: data[2] <= ps2d;
59
60
             5: data[3] <= ps2d;
61
             6: data[4] <= ps2d;</p>
             7: data[5] <= ps2d;
62
             8: data[6] <= ps2d;
63
             9: data[7] <= ps2d;
64
             10: curr <= data; // Parity bit, we assume it's correct :3
65
             11: ; // Ending bit, we prepare ready again
66
          endcase
67
          if (count < 4'dl1) count <= count+1'bl;
68
69
          else count <= 1'bl;</pre>
70
       end
71
    endmodule
72
73
```

### **Implementation Constraints:**

```
DC = AC18 | IOSTANDARD = LVCMOS18 ;
LOC = W13 | IOSTANDARD
   1 NET "clk"
                                            LOC = AC18
  2 NET "reset_n"
                                                                   | IOSTANDARD = LVCMOS18 ;
37 NET "PS2_DATA" LOC = M19 | IOSTANDARD = LVCMOS33 | PULLUP;
38 NET "PS2_CLK" LOC = N18 | IOSTANDARD = LVCMOS33 | PULLUP;
  39
   40
                                                              | IOSTANDARD = LVCMOS18 ;
   41 NET "btn x[0]"
                                            LOC = V17
   42 NET "btn x[1]"
                                            LOC = W18
   43 NET "btn x[2]"
                                            LOC = W19
   44 NET "btn x[3]"
                                            LOC = W15
   45 NET "btn x[4]"
                                            LOC = W16
   46 NET "btn_y[0]"
                                            LOC = V18
   47 NET "btn_y[1]"
                                            LOC = V19
   48 NET "btn_y[2]"
                                            LOC = V14
                                        LOC - VI
   49 NET "btn_y[3]"
  50
                                                              | IOSTANDARD = LVCMOS15 ;
   51 NET "SW[0]"
                                       LOC = AA10
                                     LOC = AB10
LOC = AA13
                                                              | IOSTANDARD = LVCMOS15 ;
| IOSTANDARD = LVCMOS15 ;
  52 NET "SW[1]"
  53 NET "SW[2]"
                                                             | IOSTANDARD = LVCMOS15;
  54 NET "SW[3]"
                                       LOC = AA12
  55 NET "SW[4]"
                                       LOC = Y13
  56 NET "SW[5]"
                                       LOC = Y12
  57 NET "SW[6]"
                                       LOC = AD11
  58 NET "SW[7]"
                                       LOC = AD10
  59 NET "SW[8]"
                                       LOC = AE10
                                      LOC = AE12
LOC = AF12
                                                             | IOSTANDARD = LVCMOS15 ;
| IOSTANDARD = LVCMOS15 ;
| IOSTANDARD = LVCMOS15 ;
  60 NET "SW[9]"
61 NET "SW[10]"
                                       LOC = AE8
  62 NET "SW[11]"
```

# 5) <u>Sample Case – Game Playthrough</u>

Here is what would be displayed through our VGA output in one complete playthrough of the game, and as you can see, we start with a jumble of unaligned and unconnected tubes, connecting them together one by one until we create a path from "Start" to "Finish":



# 6) Discussion and Revision

One of our biggest mistakes, which we spent the longest time fixing, was the "RGB bitstring formatting problem"; Initially we supposed that the FPGA used here supports 8 bits RGB values for colour like most of the other FPGA. There wasn't an English documentation for VGA module which made our job way harder. After days of trying to get to work we were told that the board support 12 bits colours. Further, when we tried to use switch cases for our pipe module we encountered a bug with the Xilinx software, which kept crashing the computer by consuming all the available ram on the computer and freezing. This forced us to use a massive array which had all the modes stored in it with the size of 64,000 elements with each element having a size of 12 bits. Due to this problem had to wait tens of minutes for synthesizing and generating the bitstream. We had plans to add the backgrounds to the game and a starting screen but due to this constraint it was not feasible. The final project took over 40 minutes to synthesize, and over 10 minutes to generate the bitstream.

There were few difficulties with both buttons and keyboards due to the timings. There was no viable tutorial for the buttons which we initially intended to use, and after trying to figure it out on our own, we ended up with switching over to PS2 keyboard. Although there was a document explaining everything and following every step of it, we still had some difficulties with timing of the keyboard, meaning that if the key was held for a certain amount of time the program would register it as multiple key presses. This is a bit problematic if the user holds a key for longer than intended, but overall the project was a success despite the difficulties we faced.

We wish there was more English documentations on the FPGA, and more resources available to us.

# 7) Labour division

| Names          | Duty Percentage |
|----------------|-----------------|
| Parsa (Leader) | 27.5%           |
| Richard        | 27.5%           |
| Brian          | 22.5%           |
| Hansoo         | 22.5%           |